Our Sponsors
Website https://www.eda2.com/iseda/index.html |
Edit Freely
Category EDA
Deadline: February 10, 2026 | Date: May 08, 2026-May 10, 2026
Venue/Country: Singapore, Singapore
Updated: 2025-12-23 15:08:06 (GMT+9)
Advised by IEEE/CEDA and ACM/SIGDA, and organized by EDA², the ISEDA (International Symposium of EDA) is an annual premier forum dedicated to VLSI design automation. The symposium aims at exploring the new challenges, presenting leading-edge technologies and providing EDA community with opportunities of predicting future directions in EDA research areas. ISEDA covers the full range of EDA topics from device and circuit levels up to system level, from analog to digital designs as well as manufacturing. The format of meeting intends to cultivate productive and novel interchangeable ideas among EDA researcher and developers. Academic and industrial EDA related professionals who are interested in EDA's theoretical and practical research are all welcomed to contribute to ISEDA.CommitteeExecutive CommitteeGeneral ChairsProf. Hao, Yue, Professor of Xidian University, Academician of the Chinese Academy of SciencesProf. Wang, Runsheng, Peking UniversitySteering CommitteeProf. Wei, Shaojun, Tsinghua UniversityProf. Zeng, Xuan, Fudan University Dr. Girard, Patrick, French National Center for Scientific ResearchProf. Deen, Jamal, McMaster UniversityDr. Tanurhan, Yankin, SynopsysTechnical Program CommitteeConference ChairsDr. Hui, Chiu Wing Colin, GlobalFoundriesProf. Ho, Tsung-Yi, The Chinese University of Hong KongProf. Qu, Gang, University of MarylandTechnical Program ChairsProf. Yu, Bei, The Chinese University of Hong KongProf. Schlichtmann, Ulf, Technical University of MunichMs. Leung, Kafai, A*STAR Institute of MicroelectronicsKeynote ChairProf. Liang, Yun, Peking UniversityPanel ChairMr. Ong, Jonathan, Applied MaterialsIndustry ChairMr. Lam, Lup Meng, SynopsysPublicity ChairProf. Basu, Kanad, Rensselaer Polytechnic Institute Tutorial ChairProf. Sasan, Avesta, University of California, Davis Special Session ChairProf. Ghosh, Swaroop, The Pennsylvania State University Tutorial Co ChairProf. Lim, Yeow Kheng, National University of Singapore Outreach Chair USProf. Forte, Domenic, University of FloridaOutreach Chair EuropeProf. Halak, Basel, University of Southampton Outreach Chair AsiaProf. Li, Yongfu , Shanghai Jiao Tong University Outreach Chair CanadaProf. Chun, Peter, University of AlbertaCall for PapersOriginal papers in, but not limited to the following areas are invited:[1] System-Level Modeling and Design Methodology1.1 HW/SW co-design, co-simulation and co-verification1.2 System-level design exploration, synthesis, and optimization1.3 System-level formal verification1.4 System-level modeling, simulation and validation1.5 Networks-on-chip and NoC-based system design1.6 Constructing Hardware in Scala Embedded Language[2] Memory Architecture and Near/In Memory Computing2.1 Storage system and memory architecture2.2 On-chip memory architectures and management: Scratchpads, compiler, controlled memories, etc.2.3 Memory/storage hierarchies and management for emerging memory technologies2.4 Near-memory and in-memory computing[3] Analog-Mixed Signal Design Automation3.1 Analog/mixed-signal/RF synthesis3.2 Analog layout, verification, and simulation techniques3.3 High-frequency electromagnetic simulation of circuit3.4 Mixed-signal design consideration[4] High-Level, Behavioral, and Logic Synthesis and Optimization4.1 Digital Simulation / Emulation4.2 High-Level Synthesis4.3 Logic Synthesis4.4 Synthesis for Approximate Computing[5] Analysis and Optimization for Power and Timing5.1 Deterministic/statistical timing analysis and optimization5.2 Process technology modeling for timing analysis5.3 Power modeling, analysis and simulation5.4 Low-power design and optimization at circuit and system levels5.5 Thermal aware design and dynamic thermal management5.6 Energy harvesting and battery management[6] Physical Implementation6.1 Floorplanning, partitioning, placement and routing optimization6.2 Interconnect planning and synthesis6.3 Clock network synthesis6.4 Physical design of 3D/2. 5D IC and package ( e. g. , TSV, interposer, monolithic)6.5 Post layout and post-silicon optimization6.6 Layout Verification[7] Testing, Validation, Simulation, and Verification7.1 RTL and gate-leveling modeling, simulation, and verification7.2 Circuit-level formal verification7.3 ATPG, BIST and DFT7.4 System test and 3D IC test, online test and fault tolerance7.5 Memory test and repair[8] Design for Manufacturability and Reliability8.1 Design-technology co-optimization (DTCO)8.2 Standard and custom cell design and optimization8.3 Reticle enhancement, lithography-related design optimizations and design rule checking8.4 Design for manufacturability, yield, defect tolerance, cost issues, and DFM impact8.5 Device-, gate, and circuit-level techniques for reliability analysis and optimization (e.g., soft error, aging, etc.)8.6 Post-Layout optimizations[9] Packaging & Multi-Physics Simulation9.1 Extraction, TSV, and package modeling9.2 Chiplet Design and Design tools9.3 Chip Level Thermal Simulation9.4 Packaging Stress Analysis9.5 Multi-Physics Simulation9.6 Signal/Power integrity, EM modeling and analysis[10] Technology & Modeling10.1 Device Compact Modeling10.2 Process Design Kit10.3 Semiconductor Process & Device Simulation10.4 Cell Library Design, Characterization and Verification10.5 New transistor/device and process technology: spintronic, phase-change, single-electron, 2D materials, etc.[11] Emerging Technologies and Applications11.1 Biomedical, biochip, nanotechnology, MEMS11.2 Design automation for 3D ICs and heterogeneous integration11.3 Design automation for quantum computing11.4 Design automation for silicon photonics11.5 Design automation for compound semiconductors verification[12] AI & Open Source EDA12.1 Artificial Intelligence for EDA12.2 Cloud / Parallel Computing for EDA12.3 Open Source EDA12.4 EDA Database12.5 EDA StandardizationSubmission RequirementsPlease read the following submission guidelines carefully before preparing and submitting your manuscript.Authors are invited to submit original papers, which have not been published elsewhere and are not currently under consideration for another journal, conference or workshop. Research findings can be submitted as full papers. All paper submissions must be done electronically using the submission system.Best Paper Award, Honorable Mention Paper Award will be selected after the presentations.Invited Talks: Need an abstract within one pageExtended Abstract: 1-2 pagesRegular Full Paper: 4-6 pages*Note: Extended abstract will not be published. If you have the publication purpose, please submit full paper before the deadline.Submission Systemhttps://www.eda2.com/conferenceHome/submissionHome
Contact UsPaper Submission: Joyce Zhong, iseda
eda2.comEDA²: Qiuping Huang, conference_affairs
eda2.comLocal Contact: Summer Boo, info
siliconexus.co or +65-89220304Keywords: Accepted papers list. Acceptance Rate. EI Compendex. Engineering Index. ISTP index. ISI index. Impact Factor.
Disclaimer: ourGlocal is an open academical resource system, which anyone can edit or update. Usually, journal information updated by us, journal managers or others. So the information is old or wrong now. Specially, impact factor is changing every year. Even it was correct when updated, it may have been changed now. So please go to Thomson Reuters to confirm latest value about Journal impact factor.