Our Sponsors
Website http://www.intnoc.org/dpnoc16/ |
Edit Freely
Category On-chip Networks; Router microarchitecture; NOCs modeling and performance evaluation; FPGA-based implementation of reconfigurable NoCs
Deadline: May 31, 2016 | Date: August 15, 2016-August 18, 2016
Venue/Country: Montreal, Canada
Updated: 2016-05-20 19:41:41 (GMT+9)
in conjunction with the 11th International Conference on Future Networks and Communications (FNC 2016) (http://cs-conferences.acadiau.ca/fnc-16/
)IMPORTANT DATES:Submission Deadline: May 31, 2016Final Manuscript Due: June 14, 2016SCOPE AND OBJECTIVESThe advance in silicon technology has led to the emergence of on-Chip Systems (SoC), where a complete system with a large number of intellectual property cores can be integrated onto a single silicon chip. The performance of SoCs highly depends on the speed and efficiency of their underlying communications subsystems. The light weight networks, known as Network-on-Chip (NoC), have been introduced to overcome the scalability problem found in shared-bus communication architectures. Intensive research studies have been undertaken investigating the design cost, in terms of silicon area and power consumption, and performance of NoC. Most of these studies are targeting NoC topology, router microarchitecture, switching techniques, routing algorithms, and application mapping onto NoC.The workshop on the Design and Performance of Networks on Chip (DPNoC'2015) will represent an international forum for researchers from both academia and industry to expose the latest trends, research findings, and emerging issues in this area.The Workshop topics include (but are not limited to) the following:o Technology constraints on NoCso Router microarchitectureo Flow control techniqueso Switching techniqueso Routing protocolso Fault tolerance/reliability in NoCo Technology constraints on NoCso Scheduling and application mapping onto NoCo Wireless NoCso NOCs modeling and performance evaluationo NOC scalabilityo FPGA-based implementation of reconfigurable NoCsINSTRUCTIONS FOR PAPER SUBMISSIONS:You are invited to submit original and unpublished research works on above and other topics related to Design and Performance of Networks on Chip. Submitted papers must not have been published or simultaneously submitted elsewhere. Please, indicate clearly the corresponding author and include up to 6 keywords and an abstract of no more than 400 words. Publication: All NoC-2015 accepted papers will be printed in the conference proceedings published by Elsevier Science in the open-access Procedia Computer Science series on-line. Procedia Computer Sciences is hosted on www.Elsevier.com and on Elsevier content platform ScienceDirect (www.sciencedirect.com), and will be freely available worldwide. All papers in Procedia will also be indexed by Thomson Reuters' Conference Proceeding Citation Indexhttp://thomsonreuters.com/conference-proceedings-citation-index/
. The papers will contain linked references, XML versions and citable DOI numbers. You will be able to provide a hyperlink to all delegates and direct your conference website visitors to your proceedings. All accepted papers will also be indexed in DBLP (http://dblp.uni-trier.de/
).Journal Special IssueExtended version of all accepted papers in the workshop will be published as special issue on The International Journal of Computing and Digital Systems (IJCDS) (http://journals.uob.edu.bh/Pages/PageNotFoundError.aspx?requestUrl=http://journals.uob.edu.bh/computing
)Keywords: Accepted papers list. Acceptance Rate. EI Compendex. Engineering Index. ISTP index. ISI index. Impact Factor.
Disclaimer: ourGlocal is an open academical resource system, which anyone can edit or update. Usually, journal information updated by us, journal managers or others. So the information is old or wrong now. Specially, impact factor is changing every year. Even it was correct when updated, it may have been changed now. So please go to Thomson Reuters to confirm latest value about Journal impact factor.