ISEDA 2025 - International Symposium of EDA 2025(ISEDA 2025)
View: 262
Website https://www.eda2.com/iseda/index.html |
Edit Freely
Category Symposium of EDA
Deadline: February 05, 2025 | Date: May 09, 2025-May 12, 2025
Venue/Country: Hong Kong, China
Updated: 2025-01-08 11:21:35 (GMT+9)
Call For Papers - CFP
★Full Name: International Symposium of EDA 2025(ISEDA 2025)★Abbreviation: ISEDA 2025Date: May 9-12, 2025Website: https://www.eda2.com/iseda/index.html
Venue: Hong Kong Disneyland, ChinaSponsored by IEEE and ACM, and jointly organized by EDA² and the EDA Committee of CIE, the ISEDA (International Symposium of EDA) is an annual premier forum dedicated to VLSI design automation. The symposium aims at exploring the new challenges, presenting leading-edge technologies and providing EDA community with opportunities of predicting future directions in EDA research areas. ISEDA covers the full range of EDA topics from device and circuit levels up to system level, from analog to digital designs as well as manufacturing. The format of meeting intends to cultivate productive and novel interchangeable ideas among EDA researcher and developers. Academic and industrial EDA related professionals who are interested in EDA's theoretical and practical research are all welcomed to contribute to ISEDA.★AdvisorsIEEE/CEDA, ACM/SIGDADepartment of Information Science, National Natural Science Foundation of China (NSFC)Chinese Institute of Electronics (CIE)Steering Committee, Major Plan of “Fundamental Research on Post-Moore Novel Devices”★OrganizersEDA Ecosystem Development Accelerator (EDA2) EDA Committee of CIE★Co-OrganizersThe Chinese University of Hong KongPeking UniversitySoutheast UniversityTsinghua UniversityXidian University★Committees【Executive Committee】General Chairs:Ru Huang, President of Southeast University, Academician of the Chinese Academy of SciencesYue Hao, Professor of Xidian University, Academician of the Chinese Academy of Sciences【Steering Committee】Shaojun Wei, Tsinghua UniversityXuan Zeng, Fudan UniversityPatrick Girard, French National Center for Scientific ResearchJamal Deen, McMaster UniversityYankin Tanurhan, Synopsys 【Technical Program Committee】Conference Chairs:Tsung-Yi Ho, The Chinese University of Hong KongRunsheng Wang, Peking UniversityGang Qu, University of MarylandTechnical Program Chairs:Bei Yu, The Chinese University of Hong KongYun Liang, Peking UniversityUlf Schlichtmann, Technical University of MunichSpecial Session Chair:Wenjian Yu, Tsinghua UniversityIndustrial Session Chair:Fan Yang , Shenzhen GWX Technology Co.,Ltd.Tutorial/Training Chair:Zuochang Ye, Tsinghua UniversityFinance Chair: Gang Chen, Nanjing Industrial Innovation Center of EDAPanel Chair:Yibo Lin, Peking UniversityPublication Chair:Qiang Xu, The Chinese University of Hong KongIndustry Liaison:Yutao Ma, Primarius Technologies Co.,LtdPublicity Chair:Xin Li, Duke Kunshan UniversityOutreach Chairs:[US] Hai Zhou, Northwestern University[Canada] Peter Chun, University of Alberta[Europe] Zebo Peng, Linköping University[Asia] Xiaoqing Wen, Kyushu Institute of Technology★Track Committee1. System-Level Modeling and Design MethodologyChair: Jieru Zhao, Shanghai Jiao Tong UniversityCo-Chair: Qi Sun, Zhejiang University2. Memory Architecture and Near/In Memory ComputingChair: Xiaoming Chen, Institute of Computing Technology, CASCo-Chair: Li Du, Nanjing University3. Analog-Mixed Signal Design AutomationChair: Fan Yang, Fudan UniversityCo-Chair: Keren Zhu, Fudan University4. High-Level, Behavioral, and Logic Synthesis and OptimizationChair: Zhufei Chu, Ningbo UniversityCo-Chair: Weikang Qian, Shanghai Jiao Tong University5. Analysis and Optimization for Power and TimingChair: Yibo Lin, Peking UniversityCo-Chair: Zhiyao Xie, HKUST6. Physical ImplementationChair: Hailong Yao, University of Science and Technology BeijingCo-Chair: Yuzhe Ma, HKUST (GZ)7. Testing, Validation, Simulation, and VerificationChair: Huawei Li, Institute of Computing Technology, CASCo-Chair: Hongce Zhang, HKUST (GZ)8. Design for Manufacturability and ReliabilityChair: Lan Chen, Institute of Microelectronics, CASCo-Chair: Yu-Guang Chen, National Central University9. Packaging & Multi-Physics SimulationChair: Hongliang Lu, Xidian UniversityCo-Chair: Yarui Peng, University of Arkansas10. Technology & ModelingChair: Lining Zhang, Peking UniversityCo-Chair: Hao Yan, Southeast University11. Emerging Technologies and ApplicationsChair: Xiangshui Miao, HUSTCo-Chair: Hailong You, Xidian University12. AI & Open Source EDAChair: Guojie Luo, Peking UniversityCo-Chair: Xingquan Li , Peng Cheng Laboratory★Call for Papers[1] System-Level Modeling and Design Methodology:1.1 HW/SW co-design, co-simulation and co-verification1.2 System-level design exploration, synthesis, and optimization1.3 System-level formal verification1.4 System-level modeling, simulation and validation1.5 Networks-on-chip and NoC-based system design1.6 Constructing hardware in scala embedded language[2] Memory Architecture and Near/In Memory Computing:2.1 Storage system and memory architecture2.2 On-chip memory architectures and management: Scratchpads, compiler controlled memories, etc.2.3 Memory/storage hierarchies and management for emerging memory technologies2.4 Near-memory and in-memory computing[3] Analog-Mixed Signal Design Automation:3.1 Analog/mixed-signal/RF synthesis3.2 Analog layout, verification, and simulation techniques3.3 High-frequency electromagnetic simulation of circuit3.4 Mixed-signal design consideration[4] High-Level, Behavioral, and Logic Synthesis and Optimization:4.1 Digital simulation / emulation4.2 High-Level synthesis4.3 Logic synthesis4.4 Synthesis for approximate computing[5] Analysis and Optimization for Power and Timing:5.1 Deterministic/statistical timing analysis and optimization5.2 Process technology modeling for timing analysis5.3 Power modeling, analysis and simulation5.4 Low-power design and optimization at circuit and system levels5.5 Thermal aware design and dynamic thermal management5.6 Energy harvesting and battery management[6] Physical Implementation:6.1 Floorplanning, partitioning, placement and routing optimization6.2 Interconnect planning and synthesis6.3 Clock network synthesis6.4 Physical design of 3D/2.5D IC and package (e.g., TSV, interposer, monolithic)6.5 Post layout and post-silicon optimization6.6 Layout verification[7] Testing, Validation, Simulation, and Verification:7.1 RTL and gate-leveling modeling, simulation, and verification7.2 Circuit-level formal verification7.3 ATPG, BIST and DFT7.4 System test and 3D IC test, online test and fault tolerance7.5 Memory test and repair[8] Design for Manufacturability and Reliability:8.1 Design-technology co-optimization (DTCO)8.2 Standard and custom cell design and optimization8.3 Reticle enhancement, lithography-related design optimizations and design rule checking8.4 Design for manufacturability, yield, defect tolerance, cost issues, and DFM impact8.5 Device-, gate, and circuit-level techniques for reliability analysis and optimization (e.g., soft error, aging, etc.)8.6 Post-Layout optimizations[9] Packaging & Multi-Physics Simulation:9.1 Extraction, TSV, and package modeling9.2 Chiplet design and design tools9.3 Chip level thermal simulation9.4 Packaging stress analysis9.5 Multi-physics simulation9.6 Signal/power integrity, EM modeling and analysis[10] Technology & Modeling:10.1 Device compact modeling10.2 Process design Kit10.3 Semiconductor process & device simulation10.4 Cell library design, characterization and verification10.5 New transistor/device and process technology: spintronic, phase-change, single-electron, 2D materials, etc.[11] Emerging Technologies and Applications:11.1 Biomedical, biochip, nanotechnology, MEMS11.2 Design automation for 3D ICs and heterogeneous integration11.3 Design automation for quantum computing11.4 Design automation for silicon photonics11.5 Design automation for compound semiconductors verification[12] AI & Open Source EDA:12.1 Artificial Intelligence for EDA12.2 Cloud / Parallel Computing for EDA12.3 Open Source EDA12.4 EDA database12.5 EDA standardization★Paper Submission Authors are invited to submit original papers, which have not been published elsewhere and are not currently under consideration for another journal, conference or workshop. Research findings can be submitted as full papers. All paper submissions must be done electronically using the submission system.Best Paper Award, Honorable Mention Paper Award will be selected after the presentations.Invited Talks: Need an abstract within one pageExtended Abstract: 1-2 pagesRegular Paper: 4-6 pagesNote: Extended abstract will not be published. If you have the publication purpose, please submit full paper before the deadline.【Paper Template】Follow the standard double column template:https://www.ieee.org/conferences/publishing/templates.html
【Submission Link】https://www.eda2.com/conferenceHome/submissionHome
【Liaison】IEEE/CEDA Representative: Tsung-Yi Ho CIE Representative: Shouyi Yin Website Chair: Huixin TangSecretary: Xiakai Wang★Contact UsConference Secretary: Ms. Joyce ZhongPhone: +86 186 2826 3876Email: iseda
eda2.comYu Huang | huangyu61
hisilicon.com
Keywords: Accepted papers list. Acceptance Rate. EI Compendex. Engineering Index. ISTP index. ISI index. Impact Factor.
Disclaimer: ourGlocal is an open academical resource system, which anyone can edit or update. Usually, journal information updated by us, journal managers or others. So the information is old or wrong now. Specially, impact factor is changing every year. Even it was correct when updated, it may have been changed now. So please go to Thomson Reuters to confirm latest value about Journal impact factor.